A SURVEY ON A HIGH SPEED BINARY FLOATING POINT MULTIPLIER USING DADDA ALGORITHM IN FPGA

Authors

  • Ms. Komal N. Batra* & Prof. Ashish B.Kharate Author

Keywords:

Single Precision, Dadda Multiplier, Floating point, FPGA, IEEE Standard 754

Abstract

In Digital Signal Processing, Floating Point (FP) Multiplication is widely used in large set of scientific and signal processing computation. Multiplication is one of the common arithmetic operations in these computations. Most of the DSP applications need floating point numbers multiplication. The possible ways is to represent real numbers in binary floating point numbers format. The IEEE 754 standard represents two floating point formats, Binary interchange format and Decimal interchange format resp. The main object of this paper is to reduce the power consumption and to increase the speed of execution for multiplying two floating point number using FPGA.

Downloads

Published

2017-03-30

Issue

Section

Articles

How to Cite

A SURVEY ON A HIGH SPEED BINARY FLOATING POINT MULTIPLIER USING DADDA ALGORITHM IN FPGA. (2017). International Journal of Engineering Sciences & Management Research, 4(3), 89-92. https://ijesmr.com/index.php/ijesmr/article/view/364